# **Linux Performance**

국민대학교 임베디드 연구실 경 주 현

#### **Outline**

- Performance
- Locking
- Multi-core Scalability
- Linux Kernel Synchronization History
  - Ticket Lock
  - Queued Lock(MCS)
  - RCU
  - Nonblocking list(Linux Lock-less list)



# Why talk about performance?



### Why talk about performance?

- Servers? Vs. Embedded Systems?
- Performance Scalability Vs. Energy
- Many kernel developers focused on performance scalability.



#### **CPU trends**





#### **Performance - few users**







#### Performance - moderate users







### Performance - many users







#### **Performance**

How to Improve Performance?



Measure the system to find the bottleneck



- Measure the system to find the bottleneck
- Reduce the bottleneck



- Measure the system to find the bottleneck
- Reduce the bottleneck
  - 1. Better algorithms



- Measure the system to find the bottleneck
- Reduce the bottleneck
  - 1. Better algorithms
  - 2. Cache data : Ex) page cache, slab



- Measure the system to find the bottleneck
- Reduce the bottleneck
  - 1. Better algorithms
  - 2. Cache data : Ex) page cache
  - 3. Concurrency
    - CPU: --A-- --B-- --C--
    - Disk: --A-- --B-- --C--

#### **Apply concurrency**

- CPU: --A----B----C-- ...
- Disk: --A----B--

#### 4. Parallelism

- CPU1: --A-- --D--
- CPU2: --B-- --E--
- CPU3: --C-- --F--



### Today talk about multi-core speed-up

- Concurrency and Parallelism
- Apps want to use multi-core processors for parallel speed-up
- kernel must deal with parallel system calls
- Parallel access to kernel data
  - buffer cache, processes



# What is multi-core scalability problem?



### What is multi-core scalability problem?

- Sequential Parts of a Parallel Program!!!
  - Amdahl's Law: S = 1/(1 p + p/n)
- 90% parallelizable software
  - 10 processors: 5.3x speedup
  - 20 processors: 6.9x speedup
  - 40 processors: 8.2x speedup
- and





### What is multi-core scalability problem?

- Sequential Parts of a Parallel Program!!!
  - Amdahl's Law: S = 1 / (1 p + p/n)
- 90% parallelizable software
  - 10 processors: 5.3x speedup
  - 20 processors: 6.9x speedup
  - 40 processors: 8.2x speedup

· and LOCKing!!





## Why talk about locking?

Locks help with correct sharing of data

Locks can limit parallel speedup



### Locking

- Allow only one CPU to be inside a piece of code at a time.
- The lock abstraction

```
lock l
acquire(l)
  x = x + 1 -- "critical section"
release(l)
```



## The type of Locks

- Exclusive Lock
  - spinlock, mutex
- Reader-writer lock
  - reader-writer semaphore
- RCU(Read Copy Update)
  - RCU, SRCU



#### **Exclusive Lock**





#### Reader-writer locks

- ex) reader-writer semaphore
  - spin -> block



time



# RCU(Read Copy Update)







# How to implement locks?



### How to implement locks?

```
struct lock { int locked; }
struct lock I;
acquire(I) {
  while(1){
   if(I->locked == 0) {
    I->locked = 1;
    return;
```



#### How to implement locks?

why not?

```
struct lock { int locked; }
struct lock I;
acquire(I) {
  while(1){
   if(I->locked == 0) { // A
    I->locked = 1; // B
    return;
```



#### **Solution**

- Atomic exchange instruction
  - SWAP or xchg : swap operation



### Simple spin lock

- Atomic exchange instruction
  - SWAP or xchg : swap operation

```
Now:
   acquire(I){
    while(1){
     if(xchg(&I->locked, 1) == 0){
        break
     }
   }
}
```



# Why spin locks?

Don't they waste CPU while waiting?



### Why spin locks?

- Don't they waste CPU while waiting?
- Spin lock guidelines:
  - Hold spin locks for very short times
  - Don't yield CPU while holding a spin lock



### Why spin locks?

- Don't they waste CPU while waiting?
- Spin lock guidelines:
  - Hold spin locks for very short times
  - Don't yield CPU while holding a spin lock
- Systems often provide "blocking" locks for longer critical sections
  - waiting threads yield the CPU
     but overheads are typically higher



#### Lock's Problem

The problem is multi-core caching



#### How to ensure caches aren't stale?

- core 1 : reads + caches x=10,
- core 2: writes x=11, core 1 reads x=?



#### How to ensure caches aren't stale?

- core 1 : reads + caches x=10,
- core 2 : writes x=11, core 1 reads x=?

answer:

"cache coherence protocol"



# **System Interconnect**

- Cache coherence protocol
- All messages are broadcast to all cores





#### **Data Flow For Global Atomic Increment**

- Thread a : atomic\_inc(&global\_value;
- Thread b : atomic\_inc(&global\_value);
- Thread c : atomic\_inc(&global\_value);
- Thread d : atomic\_inc(&global\_value);



Bottleneck is usually the interconnect



# Goal: per-core partitioning

How to improve the scalability?



# Goal: per-core partitioning

How to improve the scalability?



# Locks and parallelism

- Locks prevent parallel execution to get parallelism
- How to improve parallelism.
- First, use fine grained locks
  - minimizing the lock scope.
- Second, You may need to re-design code to make it work well in parallel



### **Real World?**



# Test and Set(Old method)

```
bool locked = false

void lock () {
    while (!T&S(locked));
}

void unlock() {
    locked = false;
}
```

```
T&S (*addr) {
    old = *addr;
    *addr = 1;
    return (old == 0);
}
```



# Test and Set(Old method)

```
T&S (*addr) {
                                    old = *addr;
                                    *addr = 1;
bool locked = false
                                    return (old == 0);
void lock ()
  while (!T&S(locked));
                                                               TASLock
void unlock() {
   locked = false;
                                                       time
                                                                   Ideal lock
                                                                Number of threads
```

#### **Data Flow For Global Atomic Increment**



- 1. Bottleneck is usually the interconnect
- 2. t-s locks aren't fair



# Ticket locks (linux):

- Goal:
- Read-only spin loop, rather than repeated atomic instruction
- Fairness (turns out t-s locks aren't fair)
- Idea:
- Assign numbers, wake up one at a time avoid constant t-s atomic instructions by waiters



#### **Ticket locks**

```
int now_serving = 0;
int next_ticket = 0;

void lock () {
    my_ticket = F&I(next_ticket);
    while (my_ticket != now_serving);
}

void unlock() {
    now_serving++;
}
F&I (*addr) {
    old = *addr;
    *addr++;
    return old;
}

return old;
}
```



#### **Ticket locks**

```
int now_serving = 0;
int next_ticket = 0;

void lock () {
    my_ticket = F&I(next_ticket);
    while (my_ticket != now_serving);
}

void unlock() {
    now_serving++;
}
```



#### **Ticket locks Problem**

- Read-only spin loop, rather than repeated atomic instruction
- But still bottlenecked due to cache invalidation message.
- Release lock
  - invalidate all cpu.



#### But...

#### Ticket lock's problem





#### Ticket locks (linux):

•



#### How to make locks scale well?

A partitioning method

What if each core spins on a \*different\* cache line?

Avoid useless invalidations

By keeping a queue of threads



#### **Anderson lock**

Invalidate next holder's slots[]

- Each thread Notifies next in line
  - Without bothering the others

Problem



#### **Anderson lock**

Invalidate next holder's slots[]

- Each thread Notifies next in line
  - Without bothering the others

- Problem: high space cost
  - O(lock \* cores)
  - N slots per lock



#### **MCS**

- Goal:
  - as scalable as anderson, but less space used
- Idea: one list element per thread, since a thread can wait on only one lock
  - so total space is O(locks + threads), not O(locks\*threads)
- Idea: linked list of waiters per lock
  - 1. Pushes caller's element at end of list
  - 2. Spins on a variable in its own element
  - 3. pops its own element



#### **MCS**

```
#define CACHELINE 64
struct anode {
      volatile void *next:
      volatile char locked:
      char __pad[0] __attribute__((aligned(CACHELINE))):
};
                                                     static inline void
typedef struct {
                                                     mcs_unlock(mcslock_t *1, volatile struct qnode *mynode)
      struct gnode *tail __attribute_ ((aligned(64)));
} mcslock_t;
                                                       if (!mynode->next) {
                                                          if (cmpxchg(&l->tail, mynode, 0) == mynode)
                                                            return:
static inline void
                                                          while (!mynode->next);
mcs_lock(mcslock_t *1, volatile struct gnode *mynode)
                                                       mynode->next->locked = 0; //unlock
  struct qnode *predecessor;
                                                           3. unlock own element
  mynode->next = NULL;
  predecessor = xchg(&l->tail, mynode);
  if (predecessor) {
                                          Pushes caller's element at end of list
      mynode->locked = 1;
      predecessor->next = mynode;
      while (mynode->locked) // local spin
                               2. Spins on a variable in its own element
```



# MCS and Linux scalability





# MCS and Linux scalability





#### **Notes on Linux and MCS locks**

- The Linux developers came up with "qspinlocks"
  - Avoid bloating the size of the MCS

 The old and unused ticket-spinlock implementation was deleted from the mainline in 2016.



# What about blocking lock?

Linux kernel mutex or rw\_semaphore (reader-writer semaphore)





# What about blocking lock?

Linux kernel mutex or rw\_semaphore (reader-writer semaphore)



#### **Reader-writer locks**

|               | r | wlock reade |     | spin |               | rwlock reader |
|---------------|---|-------------|-----|------|---------------|---------------|
|               |   | rwlock r    | ead | er   | spin          | rwlock reader |
| rwlock reader |   |             |     | spin |               | rwlock reader |
|               |   |             |     | spin | rwlock writer |               |
|               |   |             |     |      |               |               |

time



# **Blocking lock Problem**

#### Problem :

- Scheduling overhead because threads yield the CPU
- Block -> Runqueue -> Run



# **Blocking lock**

#### Problem :

- Scheduling overhead because threads yield the CPU
- Block -> Runqueue -> Run

#### Solution :

**Hybrid Locking Models and Optimistic Spinning** 



# Hybrid Locking Models and Optimistic Spinning

- Fastpath.
  - Acquire the lock atomically by modifying an internal counter such as fetch and add or atomic decrementing.
- Midpath (aka optimistic spinning)
  - Tries to spin for acquisition while the lock owner is running
  - Spinner threads are queued up using an MCS lock
- Slowpath.
  - Task is added to the wait queue and sleeps





# **Blocking lock Problem**

#### Problem :

- Scheduling overhead because threads yield the CPU
- Block -> Runqueue -> Run



# **Blocking lock**

- Problem :
  - Scheduling overhead because threads yield the CPU
  - Block -> Runqueue -> Run
- Solution :

**RCU** 



#### **RCU**

- A per-core partitioning algorithm
- Read-mostly data structure
- Reader Lock / Unlock
  - enter() / exit() in per-core memory

- Writer Lock / Unlock
  - look-up all thread's local value and delayed free



# RCU Usage (Route Table Lookup)

- Packet routing list
- No cache coherence protocol problem
  - Using per-core marking





# RCU Usage (Route Table Lookup)

```
1 struct route entry {
     struct rcu_head rh;
     struct cds_list_head re_next;
     unsigned long addr;
     unsigned long iface;
     int re freed;
7 };
 8 CDS_LIST_HEAD(route_list);
 9 DEFINE_SPINLOCK (routelock);
10
11 unsigned long route lookup (unsigned long addr)
12 {
13
     struct route_entry *rep;
14
     unsigned long ret;
15
16
     rcu read lock();
     cds_list_for_each_entry_rcu(rep, &route_list,
17
18
                                  re next) {
19
       if (rep->addr == addr) {
20
         ret = rep->iface;
21
         if (ACCESS_ONCE(rep->re_freed))
22
           abort();
23
         rcu_read_unlock();
24
         return ret;
25
26
27
     rcu_read_unlock();
     return ULONG MAX;
28
29 }
```



# RCU (Linked List)





# RCU Usage - add

```
int route_add(unsigned long addr,
 2
                 unsigned long interface)
 3
 4
     struct route_entry *rep;
 5
 6
     rep = malloc(sizeof(*rep));
     if (!rep)
 8
       return -ENOMEM;
     rep->addr = addr;
10
     rep->iface = interface;
11
     rep->re_freed = 0;
12
     spin_lock(&routelock);
13
     cds_list_add_rcu(&rep->re_next, &route_list);
     spin_unlock(&routelock);
14
15
     return 0;
16 }
```



# RCU (Linked List)







### **RCU Usage - remove**

43 }

```
18 static void route_cb(struct rcu_head *rhp)
19 {
20
     struct route_entry *rep;
2.1
2.2.
     rep = container_of(rhp, struct route_entry, rh);
23
     ACCESS ONCE (rep->re freed) = 1;
24
     free (rep);
25 }
26
27 int route_del(unsigned long addr)
28 {
29
     struct route entry *rep;
30
31
     spin lock (&routelock);
32
     cds_list_for_each_entry(rep, &route_list,
33
                               re next) {
34
       if (rep->addr == addr) {
35
         cds_list_del_rcu(&rep->re_next); //rcu assign pointer
36
         spin unlock (&routelock);
37
         call_rcu(&rep->rh, route_cb);//synchroinized_rcu
38
         return 0;
39
40
     spin_unlock(&routelock);
41
42
     return -ENOENT;
```

### **Grace Period**





# **RCU Areas of Applicability**







```
core A core B
foo(d1/a, d2/b) foo(d2/c, d1/d)
lock d1 lock d2
lock d2 lock d1 ...
```



```
core A core B
foo(d1/a, d2/b) foo(d2/c, d1/d)
lock d1 lock d2
lock d2 lock d1 ...
```

### **Solution:**

Works out an order for all locks all code must acquire locks in that order Or use a lock-less algorithm.



```
core A core B
foo(d1/a, d2/b) foo(d2/c, d1/d)
lock d1 lock d2
lock d2 lock d1 ...
```

### **Solution:**

Works out an order for all locks all code must acquire locks in that order predict locks, sort, acquire



```
core A core B
foo(d1/a, d2/b) foo(d2/c, d1/d)
lock d1 lock d2
lock d2 lock d1 ...
```

# Solution: use a lock-less algorithm.



# Lock-less algorithms(Non-blocking algorithms)

One example : A Lock-less algorithm

```
struct element {
                                struct element *pop(void)
  int key;
  int value:
                                retry:
  struct element *next:
                                  struct element *e = global; //A
};
                                  if (cmpxchg(&global, e, e->next) != e) //B
struct element *global;
                                     goto retry;
                                  return e;
void push(struct element *e)
retry:
  e->next = global;
  if (cmpxchg(&global, e->next, e) != e->next) //B
     goto retry;
```

### **Linux's Lock-less List**

- Lock-less NULL terminated single linked list
- Ilist\_add\_batch
- Ilist\_del\_all



### Linux lock-less data structure

### lib/llist.c

```
static inline struct llist_node *llist_del_all(struct llist_head *head) {
    return xchg(&head-)first, NULL);    }
}
```



# Ex) tty buffer



# Ex) tty buffer

```
void tty_buffer_free_all(struct tty_port *port) ¶
   struct tty_bufhead *buf = &port->buf; ¶
   struct tty_buffer *p, *next; ¶
   struct llist node *llist; ¶
   while ((p = buf->head) != NULL) { ¶
       buf->head = p->next; ¶
       if (p->size > 0) ¶
          kfree(p); ¶
   llist_for_each_entry_safe(p, next, llist, free) ¶
       kfree(p);
   tty_buffer_reset(&buf->sentinel, 0); ¶
   buf->head = &buf->sentinel; ¶
   buf->tail = &buf->sentinel; ¶
   atomic_set(&buf->mem used, 0); ¶
```



# **Today**

process/thread -> performance -> multi-core performance scalability-> lock-> bottleneck-> cache cohere system problem-> per-core partition approach



## Next Step.

- 1. Linux power
- 2. CFS scheduler(User level, Tools, Kernel level)
- 3. Load Balancer(Group Scheduling, Bandwidth Control, PELT)
- 4. EAS features





### Reference

- https://pdos.csail.mit.edu/6.828/2016/schedule.html
- http://web.mit.edu/6.033
- http://www.rdrop.com/~paulmck/
- "Is Parallel Programming Hard, And If So, What Can You Do About It?"
- Davidlohr Bueso. 2014. Scalability techniques for practical synchronization primitives. Commun. ACM 58

#### http://queue.acm.org/detail.cfm?id=2698990

- "CPUFreq and The Scheduler Revolution in CPU Power Management", Rafael J. Wysocki
- <a href="https://sites.google.com/site/embedwiki/oses/linux/pm/pm-gos">https://sites.google.com/site/embedwiki/oses/linux/pm/pm-gos</a>
- https://intl.aliyun.com/forum/read-916
- User-level threads : co-routines

http://www.gamedevforever.com/291

https://www.youtube.com/watch?v=YYtzQ355 Co

- Scheduler Activations
  - <a href="https://cgi.cse.unsw.edu.au/~cs3231/12s1/lectures/SchedulerActivations.pdf">https://cgi.cse.unsw.edu.au/~cs3231/12s1/lectures/SchedulerActivations.pdf</a>
- <a href="https://en.wikipedia.org/wiki/FIFO">https://en.wikipedia.org/wiki/FIFO</a> (computing and electronics)
- <a href="http://jake.dothome.co.kr/">http://jake.dothome.co.kr/</a>
- <a href="http://www.linuxjournal.com/magazine/completely-fair-scheduler?page=0.0">http://www.linuxjournal.com/magazine/completely-fair-scheduler?page=0.0</a>
- https://www2.cs.uic.edu/~jbell/CourseNotes/OperatingSystems/6 CPU Scheduling.html
- "Energy Aware Scheduling", Byungchul Park, LG Electronic
- "Update on big.LITTLE scheduling experiments", ARM
- "EAS Update" 2015 september ARM
- "EAS Overview and Integration Guide", ARM TR
- "Drowsy Power Management", Matthew Lentz, SOSP 2015
- <a href="https://www.slideshare.net/nanik/learning-aosp-android-hardware-abstraction-layer-hal">https://www.slideshare.net/nanik/learning-aosp-android-hardware-abstraction-layer-hal</a>
- https://www.youtube.com/watch?v=oTGQXqD3CNI
- https://www.youtube.com/watch?v=P80NcKUKpuo
- https://lwn.net/Articles/398470/
- "SCHED\_DEADLINE: It's Alive!", ARM, 2017

